首页> 外国专利> METHODS AND APPARATUS FOR LAYOUT OF THREE DIMENSIONAL MATRIX ARRAY MEMORY FOR REDUCED COST PATTERNING

METHODS AND APPARATUS FOR LAYOUT OF THREE DIMENSIONAL MATRIX ARRAY MEMORY FOR REDUCED COST PATTERNING

机译:用于降低成本构图的三维矩阵阵列存储器布局的方法和装置

摘要

The present invention provides apparatus, methods, and systems for a memory layer layout for a three-dimensional memory. The memory layer includes a plurality of memory array blocks; a plurality of memory lines coupled to the memory array blocks; and a plurality of zia contact areas for coupling the memory layer to other memory layers in a three-dimensional memory. The memory lines extend from the memory array blocks and are formed using a sidewall defined process. The memory lines have a half pitch dimension smaller than the nominal minimum feature size capability of a lithography tool used in forming the memory lines. The zia contact areas have a dimension that is approximately four times the half pitch dimension of the memory lines. The memory lines are arranged in a pattern adapted to allow a single memory line to intersect a single zia contact area and to provide area between other memory lines for other zia contact areas. Numerous additional aspects are disclosed.
机译:本发明提供用于三维存储器的存储器层布局的装置,方法和系统。所述存储层包括多个存储阵列块;所述存储阵列块包括:多个存储线耦接至存储阵列块;多个zia接触区域,用于将存储层耦合到三维存储器中的其他存储层。存储线从存储阵列块延伸并且使用侧壁限定的工艺形成。存储线的半节距尺寸小于用于形成存储线的光刻工具的标称最小特征尺寸能力。 zia接触区域的尺寸大约是存储线的半节距尺寸的四倍。存储线以适合于允许单个存储线与单个zia接触区域相交并为其他zia接触区域在其他存储线之间提供区域的图案布置。公开了许多其他方面。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号