首页> 外国专利> IMPLEMENTING PHASE LOCKED LOOP (PLL) WITH ENHANCED LOCKING CAPABILITY WITH A WIDE RANGE DYNAMIC REFERENCE CLOCK

IMPLEMENTING PHASE LOCKED LOOP (PLL) WITH ENHANCED LOCKING CAPABILITY WITH A WIDE RANGE DYNAMIC REFERENCE CLOCK

机译:使用宽范围动态参考时钟增强锁相能力来实现锁相环(PLL)

摘要

A method and a phase locked loop (PLL) circuit for implementing enhanced locking capability with a wide range dynamic reference clock, and a design structure on which the subject circuit resides are provided. The PLL circuit includes a Voltage Controlled Oscillator (VCO) and a plurality of filter comparators receiving a differential filter VCO control voltage. The plurality of filter comparators comparing the differential filter VCO control voltage values, provides a respective gate enable signal responsive to the compared differential filter VCO control voltage values. A clock signal is applied to an up/down counter responsive to the respective gate enable signal and the wide range dynamic reference clock. The count values of the up/down counter are provided to the VCO to select a respective frequency range for the VCO.
机译:提供了一种用于利用大范围动态参考时钟来实现增强的锁定能力的方法和锁相环(PLL)电路,以及本发明的电路所驻留的设计结构。 PLL电路包括压控振荡器(VCO)和接收差分滤波器VCO控制电压的多个滤波器比较器。比较差分滤波器VCO控制电压值的多个滤波器比较器响应于比较的差分滤波器VCO控制电压值提供相应的栅极使能信号。响应于相应的选通使能信号和宽范围动态参考时钟,将时钟信号施加到向上/向下计数器。向上/向下计数器的计数值被提供给VCO以选择VCO的相应频率范围。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号