首页> 外国专利> Spectral and information theoretic method of test point, partial-scan, and full-scan flip-flop insertion to improve integrated circuit testability

Spectral and information theoretic method of test point, partial-scan, and full-scan flip-flop insertion to improve integrated circuit testability

机译:测试点,部分扫描和全扫描触发器插入的光谱和信息理论方法可提高集成电路的可测试性

摘要

Design for testability (DFT) algorithms, which use both gradient descent and linear programming (LP) algorithms to insert test points (TPs) and/or scanned flip-flops (SFFs) into large circuits to make them testable are described. Scanning of either all flip-flops or a subset of flip-flops is supported. The algorithms measure testability using probabilities computed from logic simulation, Shannon's entropy measure (from information theory), and spectral analysis of the circuit in the frequency domain. The DFT hardware inserter methods uses toggling rates of the flip-flops (analyzed using digital signal processing (DSP) methods) and Shannon entropy measures of flip-flops to select flip-flops for scan. The optimal insertion of the DFT hardware reduces the amount of DFT hardware, since the gradient descent and linear program optimizations trade off inserting a TP versus inserting an SFF. The linear programs find the optimal solution to the optimization, and the entropy measures are used to maximize information flow through the circuit-under-test (CUT). The methods limit the amount of additional circuit hardware for test points and scan flip-flops.
机译:描述了可测试性(DFT)算法的设计,该算法使用梯度下降和线性编程(LP)算法将测试点(TP)和/或扫描触发器(SFF)插入大型电路以使其可测试。支持扫描所有触发器或触发器的子集。这些算法使用逻辑仿真,香农的熵测度(根据信息论)和电路在频域中的频谱分析计算出的概率来测量可测性。 DFT硬件插入器方法使用触发器的切换速率(使用数字信号处理(DSP)方法进行分析)和触发器的Shannon熵测度来选择触发器进行扫描。 DFT硬件的最佳插入减少了DFT硬件的数量,因为梯度下降和线性程序优化在插入TP与插入SFF之间进行权衡。线性程序找到优化的最佳解决方案,并且使用熵测度来最大化通过被测电路(CUT)的信息流。该方法限制了用于测试点和扫描触发器的附加电路硬件的数量。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号