首页>
外国专利>
Digital column gain mismatch correction for 4T CMOS imaging systems-on-chip
Digital column gain mismatch correction for 4T CMOS imaging systems-on-chip
展开▼
机译:用于4T CMOS片上系统的数字列增益失配校正
展开▼
页面导航
摘要
著录项
相似文献
摘要
Systems and methods are provided that facilitate mitigating column gain mismatch in a CMOS imaging System-on-Chip (iSoC) sensor. Tunable voltages that mimic presence of photo-charge can be provided to test pixels in one or more rows of a pixel array. Moreover, column-specific digital gain corrections can be calibrated based upon input data received from the test pixels. During calibration, actual data can be compared to a target expected to be obtained via an analog readout architecture. The calibrated, column-specific digital gain corrections can be utilized to correct for column gain mismatch to yield output data. Further, correction values corresponding to the column-specific digital gain corrections can be retained in and retrieved from memory. The correction values, for example, can be a function of a scaling parameter that is tuned to match an available memory dynamic to a range of uncorrected gain mismatch.
展开▼