首页> 外国专利> Method and Structure for Low Resistive Source and Drain Regions in a Replacement Metal Gate Process Flow

Method and Structure for Low Resistive Source and Drain Regions in a Replacement Metal Gate Process Flow

机译:替代金属栅工艺流程中低阻源极和漏极区域的方法和结构

摘要

In one embodiment a method is provided that includes providing a structure including a semiconductor substrate having at least one device region located therein, and a doped semiconductor layer located on an upper surface of the semiconductor substrate in the at least one device region. After providing the structure, a sacrificial gate region having a spacer located on sidewalls thereof is formed on an upper surface of the doped semiconductor layer. A planarizing dielectric material is then formed and the sacrificial gate region is removed to form an opening that exposes a portion of the doped semiconductor layer. The opening is extended to an upper surface of the semiconductor substrate and then an anneal is performed that causes outdiffusion of dopant from remaining portions of the doped semiconductor layer forming a source region and a drain region in portions of the semiconductor substrate that are located beneath the remaining portions of the doped semiconductor layer. A high k gate dielectric and a metal gate are then formed into the extended opening.
机译:在一个实施例中,提供了一种方法,该方法包括提供一种结构,该结构包括:半导体衬底,该半导体衬底中具有至少一个器件区域;以及掺杂半导体层,该掺杂半导体层位于该至少一个器件区域中的半导体衬底的上表面上。在提供该结构之后,在掺杂的半导体层的上表面上形成具有位于其侧壁上的间隔物的牺牲栅区。然后形成平坦化的介电材料,并且去除牺牲栅极区域以形成暴露一部分掺杂的半导体层的开口。开口延伸到半导体衬底的上表面,然后执行退火,以引起掺杂剂从掺杂半导体层的剩余部分向外扩散,从而在位于半导体衬底的下方的部分中形成源极区和漏极区。掺杂半导体层的其余部分。然后将高k栅极电介质和金属栅极形成到延伸的开口中。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号