首页> 外国专利> THREE-DIMENSIONAL (3D) MEMORY CELL SEPARATION AMONG 3D INTEGRATED CIRCUIT (IC) TIERS, AND RELATED 3D INTEGRATED CIRCUITS (3DICS), 3DIC PROCESSOR CORES, AND METHODS

THREE-DIMENSIONAL (3D) MEMORY CELL SEPARATION AMONG 3D INTEGRATED CIRCUIT (IC) TIERS, AND RELATED 3D INTEGRATED CIRCUITS (3DICS), 3DIC PROCESSOR CORES, AND METHODS

机译:3D集成电路(IC)层,相关3D集成电路(3DICS),3DIC处理器代码和方法中的三维(3D)存储器单元分离

摘要

A three-dimensional (3D) memory cell separation among 3D integrated circuit (IC) (3DIC) tiers is disclosed. Related 3DICs, 3DIC processor cores, and methods are also disclosed. In embodiments disclosed herein, memory read access ports of a memory block are separated from a memory cell in different tiers of a 3DIC. 3DICs achieve higher device packing density, lower interconnect delays, and lower costs. In this manner, different supply voltages can be provided for the read access ports and the memory cell to be able to lower supply voltage for the read access ports. Static noise margins and read/write noise margins in the memory cell may be provided as a result. Providing multiple power supply rails inside a non-separated memory block that increases area can also be avoided.
机译:公开了在3D集成电路(IC)(3DIC)层之间的三维(3D)存储单元分隔。还公开了相关的3DIC,3DIC处理器核和方法。在本文公开的实施例中,存储器块的存储器读取访问端口与3DIC的不同层中的存储器单元分离。 3DIC可实现更高的设备封装密度,更低的互连延迟和更低的成本。以这种方式,可以为读取访问端口和存储单元提供不同的电源电压,以能够降低用于读取访问端口的电源电压。结果,可以提供存储单元中的静态噪声容限和读/写噪声容限。还可以避免在未分离的存储块内提供多个电源轨,以增加面积。

著录项

  • 公开/公告号US2014269022A1

    专利类型

  • 公开/公告日2014-09-18

    原文格式PDF

  • 申请/专利权人 QUALCOMM INCORPORATED;

    申请/专利号US201313939274

  • 发明设计人 JING XIE;YANG DU;

    申请日2013-07-11

  • 分类号G11C11/412;

  • 国家 US

  • 入库时间 2022-08-21 16:10:16

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号