首页> 外国专利> Write-leveling implementation in programmable logic devices

Write-leveling implementation in programmable logic devices

机译:可编程逻辑器件中的写均衡实现

摘要

Circuits, methods, and apparatus for memory interfaces that compensate for skew between a clock signal and DQ/DQS signals that may be caused by a fly-by routing topology. The skew is compensated by clocking the DQ/DQS signals with a phase delayed clock signal, where the phase delay has been calibrated. In one example calibration routine, a clock signal is provided to a receiving device. A DQ/DQS signal is also provided and the timing of their reception compared. A delay of the DQ/DQS signal is changed incrementally until the DQ/DQS signal is aligned with the clock signal at the receiving device. This delay is then used during device operation to delay a signal that clocks registers providing the DQ/DQS signals. Each DQ/DQS group can be aligned to the clock, or the DQS and DQ signals in a group may be independently aligned to the clock at the receiving device.
机译:用于存储器接口的电路,方法和装置,用于补偿时钟信号和DQ / DQS信号之间的偏斜,该偏斜可能是由飞越式路由拓扑引起的。通过为DQ / DQS信号提供相位延迟时钟信号来补偿偏斜,其中相位延迟已被校准。在一个示例校准例程中,将时钟信号提供给接收设备。还提供了DQ / DQS信号,并比较了它们的接收时序。 DQ / DQS信号的延迟会逐渐变化,直到DQ / DQS信号与接收设备上的时钟信号对齐为止。然后在设备操作期间使用此延迟来延迟为提供DQ / DQS信号的寄存器计时的信号。每个DQ / DQS组可以与时钟对齐,或者组中的DQS和DQ信号可以在接收设备上与时钟独立对齐。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号