首页> 外国专利> Control of flatband voltages and threshold voltages in high-k metal gate stacks and structures for CMOS devices

Control of flatband voltages and threshold voltages in high-k metal gate stacks and structures for CMOS devices

机译:高k金属栅极堆叠和CMOS器件结构中的平带电压和阈值电压的控制

摘要

A high-k metal gate stack and structures for CMOS devices and a method for forming the devices. The gate stack includes a high-k dielectric having a high dielectric constant greater than approximately 3.9, a germanium (Ge) material layer interfacing with the high-k dielectric, and a conductive electrode layer disposed above the high-k dielectric or the Ge material layer. The gate stack optimizes a shift of the flatband voltage or the threshold voltage to obtain high performance in p-FET devices.
机译:用于CMOS器件的高k金属栅叠层和结构以及形成该器件的方法。栅极堆叠包括具有大于约3.9的高介电常数的高k电介质,与高k电介质接口的锗(Ge)材料层以及设置在高k电介质或Ge材料上方的导电电极层层。栅极堆叠优化了平带电压或阈值电压的偏移,以在p-FET器件中获得高性能。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号