首页> 外国专利> A TEST ARCHITECTURE HAVING MULTIPLE FPGA BASED HARDWARE ACCELERATOR BLOCKS FOR TESTING MULTIPLE DUTS INDEPENDENTLY

A TEST ARCHITECTURE HAVING MULTIPLE FPGA BASED HARDWARE ACCELERATOR BLOCKS FOR TESTING MULTIPLE DUTS INDEPENDENTLY

机译:一种具有多个基于FPGA的硬件加速器块的测试架构,可独立测试多个时间

摘要

Automated test equipment (ATE) capable of performing a test of semiconductor devices is presented. The ATE comprises a computer system comprising a system controller communicatively coupled to a tester processor. The system controller is operable to transmit instructions to the processor and the processor is operable to generate commands and data from the instructions for coordinating testing of a plurality of devices under test (DUTs). The ATE further comprises a plurality of FPGA components communicatively coupled to the processor via a bus. Each of the FPGA components comprises at least one hardware accelerator circuit operable to internally generate commands and data transparently from the processor for testing one of the DUTs. Additionally, the tester processor is configured to operate in one of several functional modes, wherein the functional modes are configured to allocate functionality for generating commands and data between the processor and the FPGA components.
机译:提出了能够执行半导体器件测试的自动化测试设备(ATE)。 ATE包括计算机系统,该计算机系统包括通信耦合至测试器处理器的系统控制器。系统控制器可操作以将指令发送到处理器,并且处理器可操作以根据指令生成命令和数据,以协调多个被测设备(DUT)的测试。 ATE进一步包括经由总线通信地耦合到处理器的多个FPGA组件。每个FPGA组件包括至少一个硬件加速器电路,该硬件加速器电路可操作以从处理器内部透明地生成命令和数据,以测试DUT之一。另外,测试器处理器被配置为以几种功能模式之一进行操作,其中功能模式被配置为分配用于在处理器和FPGA组件之间生成命令和数据的功能。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号