首页> 外国专利> COMPUTER-IMPLEMENTED VERIFICATION SYSTEM FOR PERFORMING A FUNCTIONAL VERIFICATION OF AN INTEGRATED CIRCUIT

COMPUTER-IMPLEMENTED VERIFICATION SYSTEM FOR PERFORMING A FUNCTIONAL VERIFICATION OF AN INTEGRATED CIRCUIT

机译:对集成电路进行功能验证的装有计算机的验证系统

摘要

A computer-implemented verification system for performing a system level or a system on chip level functional verification of integrated circuit is provided. The computer-implemented system includes one or more processors and a memory storing instructions defined by one or more modules of including a scenario compiler, a verification component and a software library component. The scenario compiler receives a set of verification scenario intents including at least one of test-application intents, constraints, device-programming intents and scenario-control intents. The scenario compiler generates one or more open verification methodology (OVM) and/or universal verification methodology (UVM) compliant test bench sequences and one or more scenario software implementations based on the set of verification scenario intents. The verification component interacts with the integrated circuit using the OVM and/or UVM compliant test bench sequences. The software library component enables execution of the scenario software implementations on a processing unit core of the integrated circuit.
机译:提供了一种计算机执行的验证系统,用于执行集成电路的系统级或片上系统级功能验证。该计算机实现的系统包括一个或多个处理器以及存储由一个或多个模块定义的指令的存储器,该模块包括场景编译器,验证组件和软件库组件。方案编译器接收一组验证方案意图,包括测试应用程序意图,约束,设备编程意图和方案控制意图中的至少一个。场景编译器基于一组验证场景意图,生成一个或多个兼容开放验证方法学(OVM)和/或通用验证方法学(UVM)的测试平台序列,以及一个或多个场景软件实现。验证组件使用符合OVM和/或UVM的测试平台序列与集成电路交互。软件库组件使得能够在集成电路的处理单元核上执行脚本软件实现。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号