首页>
外国专利>
Low damage passivation layer for III-V based devices
Low damage passivation layer for III-V based devices
展开▼
机译:基于III-V的器件的低损伤钝化层
展开▼
页面导航
摘要
著录项
相似文献
摘要
The present disclosure relates to a structure and method of forming a low damage passivation layer for III-V HEMT devices. In some embodiments, the structure has a bulk buffer layer disposed over a substrate and a device layer of III-V material disposed over the bulk buffer layer. A source region, a drain region and a gate region are disposed above the device layer. The gate region comprises a gate electrode overlying a gate separation layer. A bulk passivation layer is arranged over the device layer, and an interfacial layer of III-V material is disposed between the bulk passivation layer and the device layer in such a way that the source region, the drain region and the gate region extend through the bulk passivation layer and the interfacial layer, to abut the device layer.
展开▼