首页> 外国专利> Low damage passivation layer for III-V based devices

Low damage passivation layer for III-V based devices

机译:基于III-V的器件的低损伤钝化层

摘要

The present disclosure relates to a structure and method of forming a low damage passivation layer for III-V HEMT devices. In some embodiments, the structure has a bulk buffer layer disposed over a substrate and a device layer of III-V material disposed over the bulk buffer layer. A source region, a drain region and a gate region are disposed above the device layer. The gate region comprises a gate electrode overlying a gate separation layer. A bulk passivation layer is arranged over the device layer, and an interfacial layer of III-V material is disposed between the bulk passivation layer and the device layer in such a way that the source region, the drain region and the gate region extend through the bulk passivation layer and the interfacial layer, to abut the device layer.
机译:本公开涉及形成用于III-V HEMT器件的低损伤钝化层的结构和方法。在一些实施例中,该结构具有设置在衬底上方的本体缓冲层和设置在本体缓冲层上方的III-V族材料的器件层。源极区,漏极区和栅极区设置在器件层上方。栅区包括覆盖栅隔离层的栅电极。体钝化层布置在器件层上方,并且III-V族材料的界面层以使得源极区,漏极区和栅极区延伸穿过衬底的方式设置在体钝化层与器件层之间。体钝化层和界面层邻接器件层。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号