首页> 外国专利> Parallel multi-threaded common path pessimism removal in multiple paths

Parallel multi-threaded common path pessimism removal in multiple paths

机译:多个路径中的并行多线程公共路径悲观消除

摘要

A method, system, and computer program product to perform parallel multi-threaded common path pessimism removal in integrated circuit design include constructing, using a processor, a thread-specific graphical representation (TSGR) relating to each data node and clock node pair and performing processes in parallel for each TSGR. The processes include determining initial arrival times at the data node and the clock node, computing initial test slack based on the initial arrival times at the data node and the clock node, identifying fan-out nodes among the additional nodes, each fan-out node being an origin of at least two of the edges in the two or more paths to the clock node, generating one or more tags based the fan-out nodes, determining adjusted arrival times based on the one or more tags, and computing adjusted test slack based on the adjusted arrival times.
机译:一种在集成电路设计中执行并行多线程公共路径悲观消除的方法,系统和计算机程序产品,包括使用处理器构造与每个数据节点和时钟节点对有关的线程特定图形表示(TSGR)并执行每个TSGR并行处理。这些过程包括确定数据节点和时钟节点的初始到达时间,基于数据节点和时钟节点的初始到达时间计算初始测试松弛,在其他节点(每个扇出节点)中识别扇出节点。作为到时钟节点的两条或更多条路径中至少两个边缘的起点,基于扇出节点生成一个或多个标签,基于一个或多个标签确定调整后的到达时间,并计算调整后的测试松弛度根据调整后的到达时间。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号