首页> 外国专利> Offset insensitive quadrature clock error correction and duty cycle calibration for high-speed clocking

Offset insensitive quadrature clock error correction and duty cycle calibration for high-speed clocking

机译:偏置不灵敏的正交时钟误差校正和占空比校准,用于高速时钟

摘要

Techniques for correcting clock distortion. The techniques include use of circuitry for detecting and correcting duty cycle distortion and quadrature clock phase distortion. For phase detection, detection circuitry is made simpler and more accurate through the use of a sampling operation in which device mismatch within detection circuitry is accounted for by sampling charge associated with an ideal clock signal across sampling capacitors. When phase detection is performed with the detection circuitry, the stored charge compensates for the device mismatch, improving the accuracy of the detection circuit. The sampling operation is used for duty cycle distortion detection as well. Specifically, a common mode voltage is applied to sampling capacitors, which effectively zeroes the voltage differential between the sampling capacitors, compensating for offset that might exist due to operation of other components of the detection circuit. A digital value is used by a feedback algorithm to correct the clock distortion.
机译:纠正时钟失真的技术。该技术包括使用电路来检测和校正占空比失真和正交时钟相位失真。对于相位检测,通过使用采样操作可以使检测电路更简单,更准确,在采样操作中,通过跨采样电容器对与理想时钟信号相关的电荷进行采样,可以解决检测电路内的器件失配问题。当使用检测电路执行相位检测时,存储的电荷会补偿器件的失配,从而提高检测电路的精度。采样操作也用于占空比失真检测。具体地,将共模电压施加到采样电容器,其将采样电容器之间的电压差有效地归零,以补偿由于检测电路的其他组件的操作而可能存在的偏移。反馈算法使用数字值来校正时钟失真。

著录项

  • 公开/公告号US9602082B2

    专利类型

  • 公开/公告日2017-03-21

    原文格式PDF

  • 申请/专利权人 XILINX INC.;

    申请/专利号US201514814401

  • 发明设计人 HIVA HEDAYATI;YOHAN FRANS;

    申请日2015-07-30

  • 分类号H03K3/017;

  • 国家 US

  • 入库时间 2022-08-21 13:43:20

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号