首页> 外国专利> Bounded duty cycle correction circuit

Bounded duty cycle correction circuit

机译:有界占空比校正电路

摘要

A duty cycle correction circuit has a delay line comprising a plurality of current-starved inverters coupled together in series. An input of a first current-starved inverter receives an input clock signal. A relatively weak inverter is coupled in parallel with each of the current-starved inverters. A low pass filter having an operational amplifier has a differential input coupled to the output of the delay line for receiving an output clock signal. A single-ended output of the operational amplifier is coupled to current source and current sink transistors of each of the current-starved inverters to control the amount of delay provided by the delay line. The low pass filter corrects the duty cycle of the input clock signal so that the output clock signal has a 50 percent duty cycle. The relatively weak parallel-connected inverters insure that no clock pulses are skipped if the current-starved inverters fail to transition.
机译:占空比校正电路具有延迟线,该延迟线包括多个串联耦合在一起的电流不足的反相器。第一电流不足的逆变器的输入接收输入时钟信号。相对较弱的逆变器与每个电流不足的逆变器并联耦合。具有运算放大器的低通滤波器具有耦合至延迟线的输出的差分输入,用于接收输出时钟信号。运算放大器的单端输出耦合到每个电流不足的反相器的电流源和电流吸收晶体管,以控制由延迟线提供的延迟量。低通滤波器校正输入时钟信号的占空比,以使输出时钟信号的占空比为50%。相对较弱的并联逆变器可确保在电流不足的逆变器无法转换时不会跳过任何时钟脉冲。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号