首页> 外国专利> ALIGNED PITCH-QUARTERED PATTERNING FOR LITHOGRAPHY EDGE PLACEMENT ERROR ADVANCED RECTIFICATION

ALIGNED PITCH-QUARTERED PATTERNING FOR LITHOGRAPHY EDGE PLACEMENT ERROR ADVANCED RECTIFICATION

机译:光刻术边缘校正误差校正后的校正间距定型

摘要

Aligned pitch-quartered patterning approaches for lithography edge placement error advanced rectification are described. For example, a method of fabricating a semiconductor structure includes forming a first patterned hardmask on a semiconductor substrate. A second hardmask layer is formed on the semiconductor substrate. A segregated di-block co-polymer is formed on the first patterned hardmask and on the second hardmask layer. Second polymer blocks are removed from the segregated di-block co-polymer. A second patterned hardmask is formed from the second hardmask layer and a plurality of semiconductor fins is formed in the semiconductor substrate using first polymer blocks as a mask. A first fin of the plurality of semiconductor fins is removed. Subsequent to removing the first fin, a second fin of the plurality of semiconductor fins is removed.
机译:描述了用于光刻边缘放置误差高级校正的对准节距四分之一图案化方法。例如,一种制造半导体结构的方法包括在半导体衬底上形成第一图案化的硬掩模。在半导体衬底上形成第二硬掩模层。在第一图案化硬掩模上和第二硬掩模层上形成分离的二嵌段共聚物。从分离的二嵌段共聚物中除去第二聚合物嵌段。由第二硬掩模层形成第二图案化硬掩模,并且使用第一聚合物块作为掩模在半导体衬底中形成多个半导体鳍。去除多个半导体鳍中的第一鳍。在去除第一鳍之后,去除多个半导体鳍中的第二鳍。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号