首页> 外国专利> Dual-gate PMOS field effect transistor with InGaAs channel

Dual-gate PMOS field effect transistor with InGaAs channel

机译:具有InGaAs通道的双栅极PMOS场效应晶体管

摘要

The present disclosure relates to the field of semiconductor Integrated Circuit (IC) manufacture, and provides an InGaAs-based double-gate PMOS Field Effect Transistor (FET). The FET includes a bottom gate electrode, a bottom gate dielectric layer, a bottom gate interface control layer, an InGaAs channel layer, an upper interface control layer, a highly doped P-type GaAs layer, an ohmic contact layer, source/drain metal electrodes, a top gate dielectric layer and a top gate electrode. The source/drain metal electrodes are located on opposite sides of the ohmic contact layer. A gate trench structure is etched to an upper surface of the interface control layer between the source and drain metal electrodes. The top gate dielectric layer uniformly covers an inner surface of the gate trench structure, and the top gate electrode is provided on the top gate dielectric layer. The present disclosure provides a PMOS FET with better gate control functionality and a low interface density with the double-gate structure and interface control layer design, in order to meet the requirements of high-performance PMOS transistors.
机译:本公开涉及半导体集成电路(IC)制造领域,并且提供了基于InGaAs的双栅PMOS场效应晶体管(FET)。该FET包括底栅电极,底栅介电层,底栅界面控制层,InGaAs沟道层,上界面控制层,高掺杂P型GaAs层,欧姆接触层,源极/漏极金属电极,顶栅电介质层和顶栅电极。源极/漏极金属电极位于欧姆接触层的相对侧。栅沟槽结构被蚀刻到源极和漏极金属电极之间的界面控制层的上表面。顶栅电介质层均匀地覆盖栅沟槽结构的内表面,并且顶栅电极设置在顶栅电介质层上。本公开提供了一种具有更好的栅极控制功能并且具有双栅极结构和界面控制层设计的低界面密度的PMOS FET,以满足高性能PMOS晶体管的要求。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号