首页> 外国专利> LOW-TEMPERATURE AND RADIATION-PROOF COMPENSATION VOLTAGE STABILIZER ON COMPLEMENTARY FIELD TRANSISTORS WITH CONTROL P-N JUNCTION

LOW-TEMPERATURE AND RADIATION-PROOF COMPENSATION VOLTAGE STABILIZER ON COMPLEMENTARY FIELD TRANSISTORS WITH CONTROL P-N JUNCTION

机译:具有控制P-N结的互补场晶体管的低温和防辐射补偿电压稳定器

摘要

FIELD: physics.;SUBSTANCE: invention relates to secondary power sources and can be used in the structure of analogue and digital microcircuits operating in cryogenic temperatures and radiation effects. Technical result of the claimed invention is creation of conditions in the architecture of the known degenerative voltage stabilizer (DVS) on the CMOS field transistors at which it becomes possible to use JFET transistors and, as a result, reliable operation of the device in heavy operating conditions. Besides, created JFET DVS will have one more additional positive quality - voltage on gate of its JFET control element with n-channel will be less than output voltage of DVS. Technical result of claimed invention is achieved due to that low-temperature and radiation-stable compensation voltage stabilizer on complementary field transistors with control pn junction (Fig. 2) comprises first (1) power supply bus, output of device (2), output field transistor (3) of control element, source of which is connected to device output (2), and drain is connected to first (1) power supply bus, differential error signal amplifier (4) with first (5) and second (6) current outputs and common source circuit (7), second (8) power supply bus, current mirror (9), input of which is connected to first (5) current output of the differential error signal amplifier (4), inverting output is connected to second (6) current output of the differential error signal amplifier (4), wherein current mirror (9) has non-inverting output (10), resistive voltage divider (11), which input is connected to device (2) output, and output is connected to inverting differential signal amplifier (4) inverting input (12), reference voltage source (13) connected to non-inverting input (14) of differential error signal amplifier (4). Circuit includes first (15) additional field-effect transistor, drain of which is connected to second (8) power supply bus, gate is connected to second (6) current output of differential error signal amplifier (4), and source is connected to gate of output field transistor (3) of control element and is connected to device (2) output through additional resistor (16), wherein all said field transistors used are field-effect transistors with p-n control junction.;EFFECT: invention significantly simplifies control circuit of JFET control element and creates optimum conditions for potential matching in degenerative voltage stabilizer scheme, when maximum voltages on all other active elements of DVS are less than its output voltage; and this is impossible in CMOS DVS.;8 cl, 14 dwg
机译:技术领域本发明涉及二次电源,并且可以用于在低温和辐射效应下工作的模拟和数字微电路的结构。所要求保护的发明的技术结果是在CMOS场晶体管上建立了已知的退化电压稳定器(DVS)的架构中的条件,在该条件下可以使用JFET晶体管,因此,在繁重操作中该设备的可靠操作条件。此外,创建的JFET DVS将具有另一种更高的正品质-具有n沟道的JFET控制元件的栅极上的电压将小于DVS的输出电压。由于具有控制pn结的互补场晶体管上的低温且辐射稳定的补偿稳压器(图2)包括第一(1)电源总线,设备(2)的输出,输出,从而实现了所要求保护的发明的技术结果控制元件的场晶体管(3),其源极连接到设备输出(2),漏极连接到第一(1)电源总线,具有第一(5)和第二(6)的差分误差信号放大器(4) )电流输出和公共电源电路(7),第二(8)电源总线,电流镜(9),其输入连接到差分误差信号放大器(4)的第一(5)电流输出,其反相输出为连接到差分误差信号放大器(4)的第二(6)电流输出,其中电流镜(9)具有同相输出(10)电阻分压器(11),该输入连接到设备(2)输出,输出连接到反相器中的反相差分信号放大器(4)反相输入(12),参考电压源(13)连接到差分误差信号放大器(4)的同相输入(14)。电路包括第一(15)个附加场效应晶体管,其漏极连接到第二(8)电源总线,栅极连接到差分误差信号放大器(4)的第二(6)电流输出,源极连接到控制元件的输出场晶体管(3)的栅极,并通过附加电阻(16)连接到设备(2)的输出,其中所有使用的场晶体管都是具有pn控制结的场效应晶体管。效果:本发明大大简化了控制当DVS的所有其他有源元件上的最大电压小于其输出电压时,JFET控制元件的电路将为退化式稳压器方案中的电势匹配创造最佳条件; 8 cl,14 dwg在CMOS DVS中是不可能的

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号