首页> 外国专利> Increasing resolution of on-chip timing uncertainty measurements

Increasing resolution of on-chip timing uncertainty measurements

机译:提高片上时序不确定性测量的分辨率

摘要

The present invention provides a system and method of increasing the resolution of on-chip timing uncertainty measurements. In an embodiment, the system includes a set of delay circuits logically coupled in a chain configuration, a plurality of flip-flop circuits logically coupled to the delay output of the each of the delay circuits respectively, forming tiers of flip-flop circuits, a clock circuit logically coupled to each of the tiers of flip-flop circuits respectively, and where the plurality of flip-flop circuits is logically configured, in response to a delay input of a first delay circuit in the set of delay circuits receiving an output from a programmable delay circuit and in response to receiving skewed clock signals from the clock circuits, to indicate how far within the plurality of flip-flop circuits an edge signal transmitted from the delay output of the each of the delay circuits propagated, respectively.
机译:本发明提供了一种提高片上时序不确定性测量的分辨率的系统和方法。在一个实施例中,该系统包括一组逻辑上以链状配置耦合的延迟电路,多个逻辑上分别与每个延迟电路的延迟输出逻辑耦合的触发器电路,形成触发器电路,响应于延迟电路组中的第一延迟电路的延迟输入,从每个逻辑电路分别耦合到触发器电路的每一层的时钟电路,以及其中逻辑配置多个触发器电路的时钟电路。可编程延迟电路,并且响应于从时钟电路接收偏斜的时钟信号,以指示从每个延迟电路的延迟输出发送的边缘信号分别在多个触发器电路内传播了多远。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号