首页> 外文OA文献 >High-level synthesis and rapid prototyping of asynchronous VLSI systems
【2h】

High-level synthesis and rapid prototyping of asynchronous VLSI systems

机译:异步VLsI系统的高级综合和快速原型设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This thesis introduces data-driven decomposition (DDD), a new method for the high-level synthesis of asynchronous VLSI systems and the first method to target high-performance asynchronous circuits. Given a sequential description of circuit behavior, DDD produces an equivalent network of communicating processes that can each be directly implemented as fine-grained asynchronous pipeline stages. Control and datapath are integrated within each pipeline stage of the final system.ududWe present many aspects of the synthesis of asynchronous VLSI systems, including general circuit templates that DDD uses to estimate low-level performance and energy metrics while optimizing the concurrent system. We also introduce a new circuit model and new techniques for slack matching, a performance optimization that inserts pipelining into a system to modify asynchronous handshake dynamics and increase throughput. The entire method is then applied to a complex control unit from an asynchronous 8051 microcontroller, as an example.ududThis thesis also introduces a new architecture for an asynchronous field-programmable gate array (FPGA). The architecture is cluster-based and, unlike most FPGA designs, contains an entirely delay-insensitive interconnect. The basic reconfigurable cells of this FPGA fit the asynchronous pipeline-stage circuit-template used by DDD, and the reconfigurable clusters include circuitry that implements features assumed by an optimization phase of DDD, which reduces the energy consumption of the system.
机译:本文介绍了数据驱动分解(DDD),这是一种用于异步VLSI系统的高级综合的新方法,也是针对高性能异步电路的第一种方法。给定电路行为的顺序描述,DDD会生成一个等效的通信过程网络,每个过程都可以直接实现为细粒度的异步管道阶段。控制和数据路径集成在最终系统的每个流水线阶段中。 ud ud我们介绍了异步VLSI系统综合的许多方面,包括DDD用于估算低级性能和能耗指标同时优化并发系统的通用电路模板。 。我们还介绍了用于松弛匹配的新电路模型和新技术,这是一种性能优化,可将流水线插入系统中,以修改异步握手动力学并提高吞吐量。然后将整个方法应用于异步8051微控制器的复杂控制单元。 ud ud本文还介绍了一种异步现场可编程门阵列(FPGA)的新架构。该架构基于集群,并且与大多数FPGA设计不同,它包含一个完全不延迟的互连。该FPGA的基本可重配置单元适合DDD使用的异步流水线级电路模板,而可重配置集群包括实现DDD优化阶段所假定功能的电路,从而降低了系统能耗。

著录项

  • 作者

    Wong Catherine Grace;

  • 作者单位
  • 年度 2004
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号