首页> 外文OA文献 >Design and Implementation of Low Jitter Clock Generators in Communication and Aerospace System
【2h】

Design and Implementation of Low Jitter Clock Generators in Communication and Aerospace System

机译:通信与航天系统中低抖动时钟发生器的设计与实现

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The high demands on data processing and bandwidth in wireless/wireline communication and aerospace systems have been pushing forward circuit design techniques to their limitations to obtain maximum performances with respect to high operating frequency, low noise, small area, and low power consumption. Clock generators are essential components in numerous circuits, for instance, frequency synthesizers for high speed transceivers, clock sources for microprocessors, noise suppressed zero-delay buffers in system-on-chips (SOCs), and clock and data recovery (CDR) systems. Furthermore, clock generators are required to provide low jitter and high precision clocks in fully integrated image reject receivers and an ultra-wide tunability in time-interleaved applications. We explore several circuit design techniques and implementations of low jitter clock generator in this thesis. Firstly, a low jitter and wide range digital phase-locked loop (DPLL) operating 8 ~ 16 GHz is illustrated using a dual path digital loop filter (DLF). In order to mitigate the phase jitter in the phase detector (PD), we implement the separate loop filter and the output is not affected by the proportional path. For the stable operation, a 4 ~ 8 GHz linear phase interpolator (PI) is implemented in the proportional path. In addition, we design a low phase noise digitally controlled oscillator (DCO) using inductive tuning technique based on switched mutual coupling for wide operating range. The proposed DPLL implemented in 65 nm CMOS technology shows an outstanding figure-of-merit (FOM) over other state-of-art DPLLs in term of root mean square (RMS) and deterministic jitter (DJ). Secondly, we discuss a radiation-hardened-by-design (RHBD) PLL using a feedback voltage-controlled oscillator (FBVCO) in order to reduce DJ due to the radiation attack on the control voltage. Different from a conventional open loop VCO, the proposed FBVCO has a negative control loop and is composed of an open loop VCO, an integrator and a switched-capacitor resistor. Since the input to output of the FBVCO has a low-pass characteristic, any disturbance on the control voltage should be filtered and cannot affect the output phase. We are able to reduce the output frequency variation approximately 75% compared to the conventional PLL when the radiation pulse strikes on the control voltage. The proposed RHBD PLL is implemented in 130 nm and consumes 6.2 mW at 400 MHz operating frequency. Thirdly, a novel adaptive-bandwidth PLL is illustrated to optimize the jitter performance in a wide operating frequency range. We achieve a constant ratio of bandwidth and reference frequency with a closed loop VCO and an overdamping system with a charge pump (CP) current proportional to the VCO frequency for the adaptive-bandwidth technique. The proposed adaptive-bandwidth PLL presents 0.6% RMS jitter over the entire frequency range from 320 MHz to 2.56 GHz, which is 70% smaller than the conventional fixed-bandwidth PLL. Finally, we have developed a new feedback DCO to achieve a linear gain of DCO so that the DPLL can provide stability and a wide operating range in different process variations. Due to the negative feedback loop of the proposed DCO, the feedback DCO presents a linear gain from an input digital word to an output frequency. Moreover, we can control the bandwidth of the feedback DCO to optimize the total output phase noise in DPLL. In simulation, we can obtain 17 MHz/LSB of the peak-to-peak gain of the feedback DCO, which is reduced 96% over the conventional DCO.
机译:在无线/有线通信和航空系统中对数据处理和带宽的高要求已经将电路设计技术推向了其局限性,以获得关于高工作频率,低噪声,小面积和低功耗的最佳性能。时钟发生器是众多电路中必不可少的组件,例如,高速收发器的频率合成器,微处理器的时钟源,片上系统(SOC)的噪声抑制零延迟缓冲器以及时钟和数据恢复(CDR)系统。此外,要求时钟发生器在完全集成的图像抑制接收器中提供低抖动和高精度时钟,并在时间交错应用中具有超宽的可调性。本文探讨了几种低抖动时钟发生器的电路设计技术和实现方法。首先,使用双路径数字环路滤波器(DLF)示出了工作于8〜16 GHz的低抖动和宽范围数字锁相环(DPLL)。为了减轻相位检测器(PD)中的相位抖动,我们实现了独立的环路滤波器,并且输出不受比例路径的影响。为了稳定运行,在比例路径中采用了4〜8 GHz线性相位内插器(PI)。此外,我们使用基于开关互耦的电感调谐技术设计了一种低相位噪声数控振荡器(DCO),适用于宽工作范围。在均方根(RMS)和确定性抖动(DJ)方面,以65 nm CMOS技术实现的拟议DPLL与其他最新DPLL相比,具有出色的品质因数(FOM)。其次,我们讨论了使用反馈压控振荡器(FBVCO)的辐射加固设计(RHBD)PLL,以减少由于辐射对控制电压的攻击而导致的DJ。与传统的开环VCO不同,所提出的FBVCO具有负控制环路,由开环VCO,积分器和开关电容器电阻器组成。由于FBVCO的输入至输出具有低通特性,因此应滤除对控制电压的任何干扰,并且不会影响输出相位。当辐射脉冲撞击控制电压时,与传统的PLL相比,我们能够将输出频率变化降低大约75%。拟议的RHBD PLL实现于130 nm,在400 MHz工作频率下消耗6.2 mW。第三,说明了一种新颖的自适应带宽PLL,以在较宽的工作频率范围内优化抖动性能。对于自适应带宽技术,我们通过闭环VCO和带有与VCO频率成比例的电荷泵(CP)电流的过阻尼系统,实现了带宽与参考频率的恒定比率。所提出的自适应带宽PLL在320 MHz至2.56 GHz的整个频率范围内呈现0.6%RMS抖动,比传统的固定带宽PLL小70%。最后,我们开发了一种新的反馈DCO,以实现DCO的线性增益,从而DPLL可以在不同的工艺变化中提供稳定性和较宽的工作范围。由于提出的DCO的负反馈环路,反馈DCO呈现了从输入数字字到输出频率的线性增益。此外,我们可以控制反馈DCO的带宽,以优化DPLL中的总输出相位噪声。在仿真中,我们可以获得反馈DCO的峰峰值增益的17 MHz / LSB,与传统DCO相比,降低了96%。

著录项

  • 作者

    Jung Seok Min;

  • 作者单位
  • 年度 2016
  • 总页数
  • 原文格式 PDF
  • 正文语种 en_US
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号