首页> 外文OA文献 >An Efficient Design Space Exploration Methodology for On-Chip Multiprocessors Subject to Application-Specific Constraints
【2h】

An Efficient Design Space Exploration Methodology for On-Chip Multiprocessors Subject to Application-Specific Constraints

机译:受特定应用约束的片上多处理器高效设计空间探索方法

摘要

Multi-processor system on-chip (MPSoC) architectures represent an emerging paradigm for developing customized, application specific solutions meeting time-to-market, performance and power consumption constraints. Application-specific MPSoCs are usually designed by using a platform-based approach, where a wide range of customizable parameters must be tuned to find the best trade-offs in terms of the selected figures of merit (such as energy, delay and area). This optimization phase is called design space exploration (DSE) and it generally consists of a multi-objective optimization (MOO) problem with multiple constraints. The design space for an application-specific MPSoC architecture consists of several parameters, mainly related to micro-architecture, memory hierarchy, and interconnection network. The total amount of possible architecture configurations is too large to be comprehensively evaluated. So far, several heuristic techniques have been proposed to address the DSE problem for MPSoC, but they are not efficient in handling constraints and identifying the Pareto front. In this paper, an efficient DSE methodology for application-specific MPSoC is proposed. The methodology combines design of experiments (DoEs) and response surface modeling (RSM) techniques to a new technique for handling system-level constraints. First, the DoE phase generates an initial plan of experiments used to create a coarse view of the target design space. Then, a set of RSM techniques are used to refine the exploration by exploiting application-specific constraints to identify the maximum number of feasible solutions. To trade-off accuracy and efficiency of the proposed techniques, a set of experimental results with actual workloads are reported in the paper.
机译:多处理器片上系统(MPSoC)架构代表了一种新兴的范例,用于开发满足上市时间,性能和功耗约束的定制化,专用解决方案。特定于应用的MPSoC通常采用基于平台的方法进行设计,其中必须调整各种可自定义参数,以根据选定的品质因数(例如能量,延迟和面积)找到最佳折衷方案。该优化阶段称为设计空间探索(DSE),通常由具有多个约束的多目标优化(MOO)问题组成。专用MPSoC架构的设计空间由几个参数组成,这些参数主要与微体系结构,存储器层次结构和互连网络有关。可能的体系结构配置的总数太大,无法进行全面评估。到目前为止,已经提出了几种启发式技术来解决MPSoC的DSE问题,但是它们在处理约束和识别Pareto前沿方面效率不高。本文针对特定的MPSoC提出了一种有效的DSE方法。该方法将实验设计(DoE)和响应面建模(RSM)技术结合在一起,成为一种用于处理系统级约束的新技术。首先,DoE阶段生成用于创建目标设计空间的粗略视图的实验初始计划。然后,使用一组RSM技术,通过利用特定于应用程序的约束来确定可行解决方案的最大数量,从而完善探索过程。为了权衡所提出技术的准确性和效率,本文报告了一组具有实际工作量的实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号