...
首页> 外文期刊>IEEE Transactions on Parallel and Distributed Systems >A design methodology for efficient application-specific on-chip interconnects
【24h】

A design methodology for efficient application-specific on-chip interconnects

机译:一种高效的特定于应用的片上互连的设计方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

As the level of chip-integration continues to advance at a fast pace, the desire for efficient interconnects - whether on-chip or off-chip - is rapidly increasing. Traditional interconnects like buses, point-to-point wires, and regular topologies may suffer from poor resource sharing in the time and space domains, leading to high contention or low resource utilization. In this paper, we propose a design methodology for constructing networks for special-purpose computer systems with well-behaved (known) communication characteristics. A temporal and spatial model is proposed to define the sufficient condition for contention-free communication. Based upon this model, a design methodology using a recursive bisection technique is applied to systematically partition a parallel system such that the required number of links and switches is minimized while achieving low contention. Results show that the design methodology can generate more optimized on-chip networks with up to 60 percent fewer resources than meshes or tori while providing blocking performance closer to that of a fully connected crossbar.
机译:随着芯片集成水平的持续快速提高,对高效互连(无论是片上还是片外)的需求正在迅速增长。诸如总线,点对点电线和常规拓扑之类的传统互连可能会在时空域中遭受资源共享不足的困扰,从而导致争用较高或资源利用率较低。在本文中,我们提出了一种用于构建具有良好(已知)通信特性的专用计算机系统网络的设计方法。提出了一个时空模型来定义无竞争通信的充分条件。基于此模型,将使用递归二等分技术的设计方法应用于系统地划分并行系统,以便在实现低竞争的同时,将所需的链接和交换数量最小化。结果表明,该设计方法可以生成比网格或花托最多优化60%的资源的片上网络,同时提供与完全连接的交叉开关更接近的阻塞性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号