首页> 美国政府科技报告 >Prototyping and FPGA-based MAP synchronizer for very high rate FQPSK
【24h】

Prototyping and FPGA-based MAP synchronizer for very high rate FQPSK

机译:基于原型设计和基于FpGa的map同步器,适用于极高速率的FQpsK

获取原文

摘要

While fundamental formulations of maximum a posteriori (MAP) estimation for symbol timing [1] have been in exisence for some time, it has generally not seen widespread usage in communications receivers due to its relatively greater complexity in comparison to other designs. However, MAP has been shown to provide significant performance advantages for the acquisition and tracking of digital modulations under low SNR conditions when compared to traditional techniques, such as the data transition tracking loop [2].

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号