...
【24h】

Power equalization of AES FPGA implementation

机译:AES FPGA实现的功率均衡

获取原文
获取原文并翻译 | 示例

摘要

This paper briefly introduces side channel attacks on cryptographic hardware with special emphasis on differential power analysis (DPA). Based on existing countermeasures against DPA, design method combining power equalization for synchronous and combinatorial circuits has been proposed. AES algorithm has been implemented in Xilinx Spartan II-E field programmable gate array (FPGA) device using the standard and power-equalized methods. Power traces for DPA have been collected using XPower tool. Simulation results show that standard AES implementation can be broken after N=500 encryptions, while power-equalized counterpart shows no correlation between power consumption and the cipher key after N=2000 encryptions.
机译:本文简要介绍了对加密硬件的侧信道攻击,并特别强调了差分功率分析(DPA)。基于现有的针对DPA的对策,提出了同步电路和组合电路功率均衡相结合的设计方法。赛灵思Spartan II-E现场可编程门阵列(FPGA)器件已使用标准方法和功率均衡方法实现了AES算法。已使用XPower工具收集了DPA的电源跟踪。仿真结果表明,经过N = 500次加密后,标准的AES实现可以被破坏,而经过功率均衡的对应项表明,经过N = 2000次加密后,功耗与密码密钥之间没有相关性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号