首页> 外文期刊>Circuit World >Design and implementation of power and area optimized AES architecture on FPGA for IoT application
【24h】

Design and implementation of power and area optimized AES architecture on FPGA for IoT application

机译:用于IOT应用的FPGA电源和面积优化AES架构的设计与实现

获取原文
获取原文并翻译 | 示例
           

摘要

Purpose The growing trends in the usage of hand held devices necessitate the need to design them with low power consumption and less area design. Besides, information security is gaining enormous importance in information transmission and data storage technology. In addition, today's technology world is connected, communicated and controlled via the Internet of Things (IoT). In many applications, the most standard and widely used cryptography algorithm for providing security is Advanced Encryption Standard (AES). This paper aims to design an efficient model of AES cryptography for low power and less area. Design/methodology/approach First, the main issues related to less area and low power consumption in the AES encryption core are addressed. To implement optimized AES core, the authors proposed optimized multiplicative inverse, affine transforms and Xtime multipliers functions, which are the core function of AES's core. In addition, to achieve the high throughput, it uses the multistage pipeline and resource reuse architectures for SBox and Mixcolumn of AES. Findings The results of optimized AES architecture have revealed that the multistage pipe line and resource sharing are optimal design model in Field Programmable Gate Array (FPGA) implementation. It could provide high security with low power and area for IoT and wireless sensors networks. Originality/value This proposed optimized modified architecture has been implemented in FPGA to calculate the power, area and delay parameters. This multistage pipeline and resource sharing have promised to minimize the area and power.
机译:目的,手持设备使用的日益增长的趋势需要使用低功耗和较少的区域设计设计它们。此外,信息安全性在信息传输和数据存储技术方面取得了巨大的重要性。此外,今天的技术世界通过物联网(IOT)连接,沟通和控制。在许多应用中,用于提供安全性的最标准和广泛使用的加密算法是高级加密标准(AES)。本文旨在为低功耗和更少的区域设计AES密码学的有效模型。设计/方法/方法首先,寻址与AES加密内核中的较少区域和低功耗相关的主要问题。为了实现优化的AES核心,作者提出了优化的乘法逆,仿射变换和XTIME乘法器函数,这是AES核心的核心功能。此外,为了实现高吞吐量,它使用多级流水线和资源重用架构的SBOX和MIXCOLUMN。结果发现优化的AES架构的结果表明,多级管道线和资源共享是现场可编程门阵列(FPGA)实现中的最佳设计模型。它可以为IOT和无线传感器网络提供高安全性和区域。原创性/值这一提出的优化修改的架构已经在FPGA中实现,以计算电源,区域和延迟参数。这种多级管道和资源共​​享已经承诺最大限度地减少该区域和电力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号