首页> 外文期刊>EURASIP journal on applied signal processing >FPGA Implementation of an MUD Based on Cascade Filters for a WCDMA System
【24h】

FPGA Implementation of an MUD Based on Cascade Filters for a WCDMA System

机译:WCDMA系统中基于级联滤波器的MUD的FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

The VLSI architecture targeted on FPGAs of a multiuser detector based on a cascade of adaptive filters for asynchronous WCDMA systems is presented. The algorithm is briefly described. This paper focuses mainly on real-time implementation. Also, it focuses on a design methodology exploiting the modern technology of programmable logic and overcoming the limitations of commercial tools. The dedicated architecture based on a regular structure of processors and a special structure of memory exploiting FPGA architecture maximizes the processing rate. The proposed architecture was validated using synthesized data in UMTS communication scenarios. The performance goal is to maximize the number of users of different WCDMA data traffics. This dedicated architecture can be used as an intellectual property (IP) core processing an MUD function in the system-on-programmable-chip (SOPC) of UMTS systems. The targeted FPGA components are Virtex-II and Virtex-II Pro families of Xilinx.
机译:提出了针对多用户检测器的FPGA的VLSI架构,该架构基于用于异步WCDMA系统的自适应滤波器的级联。简要描述该算法。本文主要关注实时实施。此外,它着重于一种设计方法论,该方法论利用了可编程逻辑的现代技术并克服了商业工具的局限性。基于处理器的常规结构和利用FPGA架构的特殊存储器结构的专用架构可最大化处理速度。在UMTS通信方案中使用合成数据验证了所提出的体系结构。性能目标是最大化不同WCDMA数据流量的用户数量。这种专用的体系结构可用作处理UMTS系统的可编程芯片系统(SOPC)中的MUD功能的知识产权(IP)核心。目标FPGA组件是Xilinx的Virtex-II和Virtex-II Pro系列。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号