首页> 外文期刊>IEEE Electron Device Letters >Novel Sub-10-nm Gate-All-Around Si Nanowire Channel Poly-Si TFTs With Raised Source/Drain
【24h】

Novel Sub-10-nm Gate-All-Around Si Nanowire Channel Poly-Si TFTs With Raised Source/Drain

机译:具有凸起源极/漏极的新型亚 10 nm 全栅极硅纳米线通道多晶硅 TFT

获取原文
获取原文并翻译 | 示例

摘要

We have successfully fabricated novel sub-10-nm gate-all-around Si nanowire (NW) poly-Si TFTs with raised source/drain structure (GAA RSDNW-TFTs). The Si NW dimension is about 7 $times$ 12 nm. A superior smooth elliptical shape is obtained, for the first time, in the category of poly-Si NW TFTs through the use of a novel fabrication process requiring no advanced lithographic tools. The GAA RSDNW-TFTs exhibit low supply gate voltage (3 V), steep subthreshold swing $sim$ 99 mV/dec, and high $I_{rm ON}/I_{rm OFF} > hbox{10}^{7} (V_{D} = hbox{1} hbox{V})$ without hydrogen-related plasma treatments. Furthermore, the DIBL of GAA RSDNW-TFTs is well controlled. These improvements can be attributed to the 3-D gate controllability, raised S/D structure, and sub-10-nm Si NW channel. These novel GAA RSDNW-TFTs are, thus, quite suitable for system-on-panel and 3-D IC applications.
机译:我们已经成功制备了具有凸起源极/漏极结构的新型亚 10 纳米栅极环绕硅纳米线 (NW) 多晶硅 TFT (GAA RSDNW-TFT)。Si NW 尺寸约为 7 $times$ 12 nm。通过使用一种无需先进光刻工具的新型制造工艺,首次在聚晶硅NW TFT类别中获得了卓越的光滑椭圆形状。GAA RSDNW-TFT具有低电源栅极电压(3 V)、陡峭的亚阈值摆幅$sim$ 99 mV/dec,以及高$I_{rm ON}/I_{rm OFF} > hbox{10}^{7} (V_{D} = hbox{1} hbox{V})$,无需氢相关等离子体处理。此外,GAA RSDNW-TFT的DIBL得到了很好的控制。这些改进可归因于 3-D 栅极可控性、凸起的 S/D 结构和亚 10 nm Si NW 通道。因此,这些新型 GAA RSDNW-TFT 非常适合面板上系统和 3-D IC 应用。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号