...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design and Performance of 155 Mbps Clock/Data Recovery Circuits on Heavy Loaded PLDs
【24h】

Design and Performance of 155 Mbps Clock/Data Recovery Circuits on Heavy Loaded PLDs

机译:重载PLD上155 Mbps时钟/数据恢复电路的设计和性能

获取原文
获取原文并翻译 | 示例
           

摘要

This paper discusses the design and performance of all-digital clock and data recovery mechanisms integrated in low-cost PLDs. Two designs have been explored and analyzed, using data sampling systems with phase detection and decision logic to select either the most appropriate sample as the recovered data or the most appropriate phase as the recovered clock. These mechanisms have been implemented in low cost PLDs from two major manufacturers. These PLDs have been further heavily loaded with typical communications functions, and the performance of the clock/data recovery circuits has been analyzed. The results show that different architectures behave differently, and that internal noise can significantly impair the performance of the circuit for high operating frequencies. This poses large difficulties to the re-usage of these blocks as generic virtual components. Nevertheless their overall performance typically exceeds regular telecommunications requirements.
机译:本文讨论了集成在低成本PLD中的全数字时钟和数据恢复机制的设计和性能。已经探索和分析了两种设计,使用具有相位检测和决策逻辑的数据采样系统来选择最合适的样本作为恢复的数据,或者选择最合适的相位作为恢复的时钟。这些机制已在两家主要制造商的低成本PLD中实现。这些PLD进一步增加了典型的通信功能,并且已经分析了时钟/数据恢复电路的性能。结果表明,不同的架构会有不同的行为,内部噪声会严重损害电路在高工作频率下的性能。这给这些块作为通用虚拟组件的重用带来了很大的困难。然而,它们的总体性能通常超过常规电信要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号