首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A 1.2 V 10-bit 60-MS/s 23 mW CMOS pipeline ADC with 0.67 pJ/conversion-step and on-chip reference voltages generator
【24h】

A 1.2 V 10-bit 60-MS/s 23 mW CMOS pipeline ADC with 0.67 pJ/conversion-step and on-chip reference voltages generator

机译:一个具有0.67 pJ /转换步长和片上基准电压发生器的1.2 V 10位60-MS / s 23 mW CMOS流水线ADC

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A 1.2 V 10-bit 60 MS/s pipeline Analog-to-Digital Converter (ADC), fabricated in a 130 nm CMOS technology, is presented. The prototype is composed by five 3-bit pipeline stages and a Sample and Hold (S&H) circuit at the front. Two-stage Miller-compensated Operational Transconductance Amplifiers (OTAs), offset-compensated comparators and bootstrapping sampling switches have been used due to the low voltage supply requirements. Special attention has been paid to the reduction of the power consumption using a thorough design methodology. The converter only consumes 23 mW including on-chip reference voltages and bias current generators. The differential and integral nonlinearity of the ADC are below 0.60 and 0.61 LSBs, respectively. The pipeline converter achieves an effective resolution above 9 bits along the Nyquist bandwidth, and obtains 0.67 pJ energy consumption per conversion, making it one of the most energy-efficient 10-bit video-rate pipeline ADC reported to date.
机译:提出了采用130 nm CMOS技术制造的1.2 V 10位60 MS / s流水线模数转换器(ADC)。该原型由五个3位流水线级和一个位于前面的采样与保持(S&H)电路组成。由于低压电源的要求,已经使用了两级米勒补偿运算跨导放大器(OTA),失调补偿比较器和自举采样开关。使用全面的设计方法来降低功耗特别受到关注。该转换器仅消耗23 mW的功率,包括片内基准电压和偏置电流发生器。 ADC的差分和积分非线性分别低于0.60和0.61 LSB。流水线转换器沿奈奎斯特带宽在9位以上实现有效分辨率,并且每次转换可获得0.67 pJ的能耗,使其成为迄今为止报道的最节能的10位视频速率流水线ADC之一。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号