...
首页> 外文期刊>Journal of Semiconductors >Short locking time and low jitter phase-locked loop based on slope charge pump control
【24h】

Short locking time and low jitter phase-locked loop based on slope charge pump control

机译:基于斜坡电荷泵控制的短锁定时间和低抖动锁相环

获取原文
获取原文并翻译 | 示例
           

摘要

A novel structure of a phase-locked loop (PLL) characterized by a short locking time and low jitter is presented, which is realized by generating a linear slope charge pump current dependent on monitoring the output of the phase frequency detector (PFD) to implement adaptive bandwidth control. This improved PLL is created by utilizing a fast start-up circuit and a slope current control on a conventional charge pump PLL. First, the fast start-up circuit is enabled to achieve fast pre-charging to the loop filter. Then, when the output pulse of the PFD is larger than a minimum value, the charge pump current is increased linearly by the slope current control to ensure a shorter locking time and a lower jitter. Additionally, temperature variation is attenuated with the temperature compensation in the charge pump current design. The proposed PLL has been fabricated in a kind of DSP chip based on a 0.35 μm CMOS process.Comparing the characteristics with the classical PLL, the proposed PLL shows that it can reduce the locking time by 60% with a low peak-to-peak jitter of 0.3% at a wide operation temperature range.
机译:提出了一种锁相环(PLL)的新颖结构,其特征在于短锁定时间和低抖动,通过产生取决于监视相位频率检测器(PFD)的输出来实现的线性斜率泵电流来实现自适应带宽控制。通过在传统的电荷泵PLL上利用快速启动电路和斜率电流控制来创建该改进的PLL。首先,启用快速启动电路以实现对环路滤波器的快速预充电。然后,当PFD的输出脉冲大于最小值时,通过斜率电流控制线性增加电荷泵电流,以确保较短的锁定时间和下抖动。另外,温度变化随电荷泵电流设计中的温度补偿衰减。该提出的PLL已在基于0.35μmCMOS过程中的一种DSP芯片中制造的.COMPLING与经典PLL的特性,所提出的PLL显示它可以通过低峰 - 峰值将锁定时间减少60%抖动在宽操作温度范围内为0.3%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号