...
首页> 外文期刊>Journal of Semiconductors >A fractional-N frequency divider for multi-standard wireless transceiver fabricated in 0.18 μm CMOS process
【24h】

A fractional-N frequency divider for multi-standard wireless transceiver fabricated in 0.18 μm CMOS process

机译:用于0.18μmCMOS工艺中制造的多标准无线收发器的分数N分频器

获取原文
获取原文并翻译 | 示例

摘要

With the rapid evolution of wireless communication technology, integrating various communication modes in a mobile terminal has become the popular trend. Because of this, multi-standard wireless technology is one of the hot spots in current research. This paper presents a wideband fractional-N frequency divider of the multi-standard wireless transceiver for many applications. High-speed divider-by-2 with traditional sourcecoupled- logic is designed for very wide band usage. Phase switching technique and a chain of divider-by-2/3 are applied to the programmable frequency divider with 0.5 step. The phase noise of the whole frequency synthesizer will be decreased by the narrower step of programmable frequency divider. Δ-Σ modulator is achieved by an improved MASH 1-1-1 structure. This structure has excellent performance in many ways, such as noise, spur and input dynamic range. Fabricated in TSMC 0.18 μm CMOS process, the fractional-N frequency divider occupies a chip area of 1130 × 510 μm~2 and it can correctly divide within the frequency range of 0.8-9 GHz. With 1.8 V supply voltage, its division ratio ranges from 62.5 to 254 and the total current consumption is 29 mA.
机译:随着无线通信技术的快速演变,在移动终端中集成各种通信模式已成为流行的趋势。因此,多标准的无线技术是当前研究中的热点之一。本文为许多应用提供了多标准无线收发器的宽带分频器分频器。带传统的SourceCoupled-Logic的高速分配器-2专为非常宽的频段使用而设计。相位切换技术和分配器链链,将可编程分频器应用于0.5步的可编程分频器。通过可编程分频器的较窄步骤将减少整个频率合成器的相位噪声。 Δ-Σ调制器通过改进的醪液1-1-1结构实现。这种结构在许多方面具有出色的性能,例如噪声,刺激和输入动态范围。在TSMC0.18μmCMOS工艺中制造,分数-N分频器占据1130×510μm〜2的芯片面积,可以在0.8-9GHz的频率范围内正确地分开。对于1.8 V电源电压,其分割比率范围为62.5至254,总电流消耗为29 mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号