首页> 外文期刊>SIAM journal on applied dynamical systems >Characterization of Single Bit and Multiple Cell Soft Error Events in Planar and FinFET SRAMs
【24h】

Characterization of Single Bit and Multiple Cell Soft Error Events in Planar and FinFET SRAMs

机译:平面和FINFET SRAM中单位和多个小区软错误事件的表征

获取原文
获取原文并翻译 | 示例
           

摘要

We characterize soft errors of SRAM devices fabricated over a range of technology nodes and show that both single-bit upsets (SBUs) and multiple-cell upsets (MCUs) decrease with technology scaling. Implementation of FinFET transistors leads to a significant reduction in both SBUs and MCUs relative to planar transistors. We find the mechanisms responsible for SBU and MCU events are unaffected by the transition to the FinFET architecture. For errors due to alpha particles and thermal neutrons, the relative occurrence of single event upsets is determined primarily by the sensitive area of the drain of bit cell transistors. We show that high-energy neutron-induced MCU events are determined by charge sharing among adjacent cells and are sensitive to both transistor drain area and the details of the process technology (i.e., manufacturing sequence) used, via the dependence of charge mobility on the substrate doping level.
机译:我们在一系列技术节点上表征了制造的SRAM设备的软误差,并显示单位upsets(SBUS)和多个单元upsets(MCU)随技术缩放而减少。 FinFET晶体管的实现导致SBUS和MCU相对于平面晶体管的显着减少。 我们发现负责SBU和MCU事件的机制不受转换到FinFET架构的影响。 对于由于α粒子和热中子引起的误差,单个事件upset的相对发生主要由钻头单元晶体管的漏极的敏感区域来确定。 我们表明,高能量中子引起的MCU事件由相邻电池之间的电荷共享确定,并且对晶体管漏极区域和使用电荷移动性的依赖性的处理技术(即,制造序列)的细节敏感 衬底掺杂水平。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号