首页> 外文期刊>International journal of quantum information >Research on error-correction algorithm of high-speed QKD system based on FPGA
【24h】

Research on error-correction algorithm of high-speed QKD system based on FPGA

机译:基于FPGA的高速QKD系统误差算法研究

获取原文
获取原文并翻译 | 示例
           

摘要

In the process of quantum key distribution (QKD), error correction algorithm is used to correct the error bits of the key at both ends. The existing applied QKD system has a low key rate and is generally Kbps of magnitude. Therefore, the performance requirement of data processing such as error correction is not high. In order to cope with the development demand of high-speed QKD system in the future, this paper introduces the Winnow algorithm to realize high-speed parity and hamming error correction based on Field Programmable Gate Array (FPGA), and explores the performance limit of this algorithm. FPGA hardware implementation can achieve the scale of Mbps bandwidth, with choosing different group length of sifted key by different error rate, and can achieve higher error correction efficiency by reducing the information leakage in the process of error correction, and improves the QKD system's secure key rate, thus helping the future high-speed QKD system.
机译:在量子密钥分布(QKD)的过程中,纠错算法用于校正两端键的误差位。 现有应用的QKD系统具有低钥匙率,通常是kbps的幅度。 因此,数据处理的性能要求如误差校正不高。 为了应对未来高速QKD系统的发展需求,本文介绍了基于现场可编程门阵列(FPGA)的高速奇偶校验和汉敏误差校正的Winnow算法,并探讨了性能限制 这个算法。 FPGA硬件实现可以实现MBPS带宽的比例,通过不同的误差率选择不同的筛选键长度,并且可以通过减少纠错过程中的信息泄漏来实现更高的纠错效率,并改善QKD系统的安全键 速率,从而帮助未来的高速QKD系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号