首页> 外文期刊>ACM Transactions on Architecture and Code Optimization >Near-Optimal Microprocessor and Accelerators Codesign with Latency and Throughput Constraints
【24h】

Near-Optimal Microprocessor and Accelerators Codesign with Latency and Throughput Constraints

机译:具有延迟和吞吐量约束的近乎最佳的微处理器和加速器协同设计

获取原文
获取原文并翻译 | 示例
           

摘要

A systematic methodology for near-optimal software/hardware codesign mapping onto an FPGA platform with microprocessor and HW accelerators is proposed. The mapping steps deal with the inter-organization, the foreground memory management, and the datapath mapping. A step is described by parameters and equations combined in a scalable template. Mapping decisions are propagated as design constraints to prune suboptimal options in next steps. Several performance-area Pareto points are produced by instantiating the parameters. To evaluate our methodology we map a real-time bio-imaging application and loop-dominated benchmarks.
机译:提出了使用微处理器和硬件加速器将接近最佳的软件/硬件代码签名映射到FPGA平台的系统方法。映射步骤处理组织间,前台内存管理和数据路径映射。通过在可扩展模板中组合的参数和方程式描述步骤。映射决策将作为设计约束传播到在下一步中修剪次优选项。通过实例化参数产生几个性能区域的帕累托点。为了评估我们的方法,我们绘制了实时生物成像应用程序和以循环为主导的基准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号