...
首页> 外文期刊>ACM Transactions on Design Automation of Electronic Systems >Optimal Common-Centroid-Based Unit Capacitor Placements for Yield Enhancement of Switched-Capacitor Circuits
【24h】

Optimal Common-Centroid-Based Unit Capacitor Placements for Yield Enhancement of Switched-Capacitor Circuits

机译:用于开关电容电路良率提高的最佳基于公共中心的单元电容器放置

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Yield is defined as the probability that the circuit under consideration meets with the design specification within the tolerance. Placement with higher correlation coefficients has fewer mismatches and lower variation of capacitor ratio, thus achieving higher yield performance. This study presents a new optimization criterion that quickly determines if the placement is optimal. The optimization criterion leads to the development of the concepts of C-entries and partitioned subarrays which can significantly reduce the searching space for finding the optimalear-optimal placements on a sufficiently large array size.
机译:良率定义为所考虑的电路在公差范围内符合设计规格的概率。具有较高相关系数的布局具有较少的失配和较低的电容器比率变化,从而实现了较高的良率性能。这项研究提出了一个新的优化标准,可以快速确定放置位置是否最佳。优化标准导致了C项和分区子阵列的概念的发展,这些概念可以显着减少用于在足够大的阵列大小上找到最佳/接近最佳位置的搜索空间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号