首页> 外文期刊>Computational optimization and applications >A Mixed Heuristic for Circuit Partitioning
【24h】

A Mixed Heuristic for Circuit Partitioning

机译:电路分区的混合启发式

获取原文
获取原文并翻译 | 示例
           

摘要

As general-purpose parallel computers are increasingly being used to speed up different VLSI applications, the development of parallel algorithms for circuit testing, logic minimization and simulation, HDL-based synthesis, etc. is currently a field of increasing research activity. This paper describes a circuit partitioning algorithm which mixes Simulated Annealing (SA) and Tabu Search (TS) heuristics. The goal of such an algorithm is to obtain a balanced distribution of the target circuit among the processors of the multicomputer allowing a parallel CAD application for Test Pattern Generation to provide good efficiency. The results obtained indicate that the proposed algorithm outperforms both a pure Simulated Annealing and a Tabu Search. Moreover, the usefulness of the algorithm in providing a balanced workload distribution is demonstrated by the efficiency results obtained by a topological partitioning parallel test-pattern generator in which the proposed algorithm has been included. An extended algorithm that works with general graphs to compare our approach with other state of the art algorithms has been also included.
机译:随着越来越多的通用并行计算机被用于加速不同的VLSI应用,用于电路测试,逻辑最小化和仿真,基于HDL的综合等并行算法的开发目前是一个日益活跃的研究领域。本文描述了一种电路分割算法,该算法混合了模拟退火(SA)和禁忌搜索(TS)启发式算法。这种算法的目标是在多计算机的处理器之间获得目标电路的平衡分配,从而允许并行CAD应用程序生成测试图案以提供良好的效率。获得的结果表明,所提算法优于纯模拟退火和禁忌搜索。此外,该算法在提供平衡的工作量分布方面的有用性由拓扑划分并行测试模式生成器获得的效率结果得到了证明,该拓扑生成器中已包含了所提出的算法。还包括了与一般图形配合使用的扩展算法,以将我们的方法与其他现有算法进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号