首页> 外文期刊>電子情報通信学会技術研究報告. 集積回路. Integrated Circuits and Devices >Row-by-Row Dynamic Source-Line Voltage Control (RRDSV) Scheme for Two orders of Magnitude Leakage Current Reduction of Sub-1-V-VDD SRAM's
【24h】

Row-by-Row Dynamic Source-Line Voltage Control (RRDSV) Scheme for Two orders of Magnitude Leakage Current Reduction of Sub-1-V-VDD SRAM's

机译:Sub-Vow动态源极线电压控制(RRDSV)方案,可降低Sub-1-V-VDD SRAM的两个数量级的漏电流

获取原文
获取原文并翻译 | 示例
           

摘要

A new Row-by-Row Dynamic Source-line Voltage control (RRDSV) scheme is proposed to reduce the active leakage as well as the stand-by leakage in SRAM. By dynamically controlling the source-line voltage of cells row by row, the cell leakage through inactive cells can be reduced by two orders of magnitude. Moreover, the bit-line leakage through pass transistors can be completely cut off. This leakage reduction is caused from the cooperation of reverse body-to-source biasing and Drain Induced Barrier Lowering (DIBL) effects. A test chip has been fabricated using 0.18-μm triple-well CMOS technology to verify the data retention capability of this RRDSV scheme. The minimum retention voltage in the RRDSV is measured to be reduced by more than 60mV, when shielding metal is inserted to protect the memory cell nodes from bit-line coupling noise. It can reduce the leakage by another 50% in addition to the reduction by two orders of magnitude.
机译:提出了一种新的逐行动态源极线电压控制(RRDSV)方案,以减少SRAM中的有源泄漏以及待机泄漏。通过逐行动态控制电池的源极线电压,可以将通过非活动电池的电池泄漏减少两个数量级。而且,可以完全切断通过传输晶体管的位线泄漏。这种泄漏减少是由反向的体源偏置和漏极诱导的势垒降低(DIBL)效应共同作用引起的。已经使用0.18-μm三阱CMOS技术制造了一个测试芯片,以验证该RRDSV方案的数据保留能力。当插入屏蔽金属以保护存储单元节点免受位线耦合噪声影响时,经测量,RRDSV中的最小保持电压可降低60mV以上。除了减少两个数量级之外,它还可将泄漏减少50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号