...
首页> 外文期刊>電子情報通信学会技術研究報告. 集積回路. Integrated Circuits and Devices >An advanced CMOS technology for low power and high performance LSIs in sub 100 nm CMOS
【24h】

An advanced CMOS technology for low power and high performance LSIs in sub 100 nm CMOS

机译:用于低于100 nm CMOS的低功耗和高性能LSI的先进CMOS技术

获取原文
获取原文并翻译 | 示例
           

摘要

In an advanced CMOS LSI, not only high speed but also reduction of power dissipation is strongly required for performance enhancement of advanced systems. Moreover; in sub 100 nm CMOS technology, device design of MOSFET, such as gate insulator thickness and threshold voltage, severely affect to stand-by power dissipation owing to its gate leakage current and cut off current. In this paper, a design methodology of sub 100 nm CMOS is studied from power dissipation and performance enhancement points of views.
机译:在先进的CMOS LSI中,不仅需要高速而且要降低功耗以增强先进系统的性能。此外;在低于100 nm的CMOS技术中,MOSFET的器件设计,例如栅极绝缘体的厚度和阈值电压,由于其栅极泄漏电流和截止电流而严重影响了待机功耗。本文从功耗和性能增强的角度研究了低于100 nm CMOS的设计方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号