...
首页> 外文期刊>電子情報通信学会技術研究報告. マイクロ波. Microwaves >A Design of 0.7-V 400-MHz All-Digital Phase-Locked Loop for Implantable Biomedical Devices
【24h】

A Design of 0.7-V 400-MHz All-Digital Phase-Locked Loop for Implantable Biomedical Devices

机译:用于植入式生物医学设备的0.7V 400MHz全数字锁相环设计

获取原文
获取原文并翻译 | 示例

摘要

A low-voltage controller-based all-digital phase-locked loop (ADPLL) utilized in the medical implant communication service (MICS) frequency band was designed in this study. In this design, controller-based loop topology is used to control the phase and frequency to ensure the reliable handling of the ADPLL output signal. A digitally-controlled oscillator with a delta-sigma modulator was employed to achieve high frequency resolution. The phase error was reduced by a phase selector with a 64-phase signal from the phase interpolator. Fabricated using a 130-nm CMOS process, the ADPLL has an active area of 0.64 mm~2, consumes 840 JIW from a 0.7-V supply voltage, and has a settling time of 80 us. The phase noise was measured to be -114 dBc/Hz at an offset frequency of 200 kHz.
机译:本研究设计了一种基于低压控制器的全数字锁相环(ADPLL),该锁相环用于医疗植入物通信服务(MICS)频段。在此设计中,基于控制器的环路拓扑用于控制相位和频率,以确保对ADPLL输出信号的可靠处理。采用具有delta-sigma调制器的数控振荡器来实现高频分辨率。通过带有来自相位插值器的64相信号的相位选择器,可以降低相位误差。 ADPLL采用130 nm CMOS工艺制造,有效面积为0.64 mm〜2,在0.7V电源电压下消耗840 JIW,建立时间为80 us。在200 kHz的偏移频率下测得的相位噪声为-114 dBc / Hz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号