...
首页> 外文期刊>Journal of Semiconductors >An 8-bit 180-kS/s differential SAR ADC with a time-domain comparator and7.97-ENOB
【24h】

An 8-bit 180-kS/s differential SAR ADC with a time-domain comparator and7.97-ENOB

机译:具有时域比较器和7.97-ENOB的8位180kS / s差分SAR ADC

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a differential successive approximation register analog-to-digital converter (SAR ADC) with a novel time-domain comparator design for wireless sensor networks. The prototype chip has been implemented in the UMC 0.18-μm 1P6M CMOS process. The proposed ADC achieves a peak ENOB of 7.98 at an input frequency of 39.7 kHz and sampling rate of 180 kHz. With the Nyquist input frequency, 68.49-dB SFDR, 7.97-ENOB is achieved. A simple quadrate layout is adopted to ease the routing complexity of the common-centroid symmetry layout. The ADC maintains a maximum differential nonlinearity of less than 0.08 LSB and integral nonlinearity less than 0.34 LSB by this type of layout.
机译:本文提出了一种具有新颖时域比较器设计的差动逐次逼近寄存器模数转换器(SAR ADC),用于无线传感器网络。该原型芯片已在UMC0.18-μm1P6M CMOS工艺中实现。拟议的ADC在39.7 kHz的输入频率和180 kHz的采样率下实现了7.98的峰值ENOB。奈奎斯特输入频率为68.49-dB SFDR,可实现7.97-ENOB。采用简单的四边形布局以减轻共心对称布局的布线复杂性。通过这种布局,ADC保持最大差分非线性小于0.08 LSB,积分非线性小于0.34 LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号