首页> 外文期刊>Journal of Semiconductors >A low power wide-band CMOS PLL frequency synthesizer for portable hybridGNSS receiver
【24h】

A low power wide-band CMOS PLL frequency synthesizer for portable hybridGNSS receiver

机译:用于便携式混合GNSS接收器的低功耗宽带CMOS PLL频率合成器

获取原文
获取原文并翻译 | 示例
           

摘要

The design consideration and implementation of a CMOS frequency synthesizer for the portable hybrid global navigation satellite system are presented. The large tuning range is achieved by tuning curve compensation using an improved VCO resonant tank, which reduces the power consumption and obtains better phase noise performance. The circuit is validated by simulations and fabricated in a standard 0.18μm 1P6M CMOS process. Close-loop phase noise measured is lower than -95 dBc at 200 kHz offset while the measured tuning range is 21.5% from 1.47 to 1.83 GHz. The proposed synthesizer including source coupled logic prescaler consumes 6.2 mA current from 1.8 V supply. The whole silicon required is only 0.53 mm~2.
机译:介绍了便携式混合全球导航卫星系统的CMOS频率合成器的设计考虑和实现。大的调谐范围是通过使用改进的VCO谐振回路调谐曲线补偿来实现的,这可以降低功耗并获得更好的相位噪声性能。该电路通过仿真验证,并以标准的0.18μm1P6M CMOS工艺制造。在200 kHz偏移下测得的闭环相位噪声低于-95 dBc,而在1.47至1.83 GHz范围内测得的调谐范围为21.5%。拟议的包括源耦合逻辑预分频器的合成器从1.8 V电源消耗6.2 mA电流。所需的整个硅仅0.53 mm〜2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号