...
首页> 外文期刊>Journal of systems architecture >Optimizing CAM-based instruction cache designs for low-power embedded systems
【24h】

Optimizing CAM-based instruction cache designs for low-power embedded systems

机译:针对低功耗嵌入式系统优化基于CAM的指令缓存设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Energy consumption and power dissipation are important concerns in the design of embedded systems and they will become even more crucial with finer process geometry, higher frequencies deeper pipe, lines and wider issue designs. In particular, the instruction cache consumes more energy than any other processor module, especially with commonly used highly associative CAM-based implementations. Two energy-efficient approaches for highly associative CAM-based instruction Cache designs are presented by means of using a segmented wordline and a predictor-based instruction fetch mechanism. The latter is based on the fact that not all instructions in a given I-cache fetch are Used due to taken branches. The proposed Fetch Mask Predictor unit determines which instructions in a cache access will actually be Used to avoid fetching any of the other instructions. Both proposed approaches are evaluated for an embedded 4-wide issue processor in 100 nm technology. Experimental results show average I-cache energy savings of 48% and overall processor energy savings of 19%. (c) 2008 Elsevier B.V. All rights reserved.
机译:能耗和功耗是嵌入式系统设计中的重要问题,随着更精细的工艺几何,更高频率的更深管道,管线和更广泛的问题设计,它们将变得更加关键。特别是,指令高速缓存比任何其他处理器模块消耗更多的能量,尤其是在常用的基于高度关联的基于CAM的实现中。通过使用分段字线和基于预测变量的指令提取机制,提出了两种基于CAM的高关联性指令高速缓存设计的节能方法。后者基于以下事实:由于采取分支,并非给定I高速缓存提取中的所有指令都被使用。建议的提取掩码预测器单元确定缓存访问中的哪些指令将实际用于避免提取任何其他指令。两种提议的方法都针对100 nm技术的嵌入式4宽发行处理器进行了评估。实验结果表明,平均I-cache节能量为48%,总体处理器节能量为19%。 (c)2008 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号