首页> 外文期刊>Design automation for embedded systems >A scheduler synthesis methodology for joint SW/HW design exploration of SoC
【24h】

A scheduler synthesis methodology for joint SW/HW design exploration of SoC

机译:SoC的SW / HW联合设计探索的调度程序综合方法

获取原文
获取原文并翻译 | 示例
           

摘要

The introduction of high-performance applications such as multimedia applications into SoCs led the manufacturers to provide embedded SoCs able to offer an important computing power which makes it possible to answer the increasing requirements of future evolutions of these applications. One of the adopted solutions is the use of multiprocessor SoCs. In this paper, we present a joint SW/HW design exploration methodology for multiprocessor SoCs. The system model relies on transaction-level component-based models for modeling parallel software and multiprocessor hardware. Our proposal comprises two original points. First, we propose a composable software-level scheduler constraints synthesis technique. Second, we present a combined software-level and exploratory hardware-level schedulers. The methodology has the advantage of combining real-time requirements of software with effective exploitation of multiprocessor hardware. We describe and apply the methodology to synthesize a scheduler of a slice-based MPEG-4 video encoder on the multiprocessor Cake SoCs.
机译:SoC中引入了诸如多媒体应用之类的高性能应用,促使制造商提供了能够提供重要计算能力的嵌入式SoC,从而有可能满足这些应用未来发展的不断增长的需求。采用的解决方案之一是使用多处理器SoC。在本文中,我们提出了一种针对多处理器SoC的SW / HW联合设计探索方法。系统模型依赖于基于事务级别的基于组件的模型来对并行软件和多处理器硬件进行建模。我们的建议包括两点。首先,我们提出了一种可组合的软件级调度程序约束综合技术。其次,我们提出了组合的软件级和探索性硬件级调度程序。该方法的优点是将软件的实时需求与对多处理器硬件的有效利用相结合。我们描述并应用该方法在多处理器Cake SoC上合成基于切片的MPEG-4视频编码器的调度程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号