首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >On-Chip Delay Measurement Based Response Analysis for Timing Characterization
【24h】

On-Chip Delay Measurement Based Response Analysis for Timing Characterization

机译:基于片上延迟测量的响应分析用于时序表征

获取原文
获取原文并翻译 | 示例
           

摘要

We present techniques for response analysis for timing characterization, i.e., delay test and debug of Integrated Circuits (ICs), using on-chip delay measurement of critical paths of the IC. Delay fault are a major source of failure in modern ICs designed in Deep Sub-micron technologies, making it imperative to perform delay fault testing on such ICs. Delay fault testing schemes should enable detection of gross as well as small delay faults in such ICs to be efficient. Additionally there is a need for performing efficient and systematic silicon debug for timing related failures. The timing characterization techniques presented in this paper overcome the observability limitations of existing timing characterization schemes in achieving the aforementioned goals, thus enabling quick and efficient timing characterization of DSM ICs. Additionally the schemes have low hardware overhead and are robust in face of process variations.
机译:我们介绍了用于时序特征的响应分析的技术,即使用IC关键路径的片上延迟测量来进行集成电路(IC)的延迟测试和调试。延迟故障是采用深亚微米技术设计的现代IC的主要故障源,因此必须在此类IC上进行延迟故障测试。延迟故障测试方案应能够有效检测此类IC中的总延迟故障和小延迟故障。另外,需要针对时序相关的故障执行高效且系统的芯片调试。本文提出的时序表征技术克服了现有时序表征方案在实现上述目标方面的可观察性限制,从而实现了DSM IC的快速,高效时序表征。另外,这些方案具有较低的硬件开销,并且在面对过程变化时很健壮。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号