首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 32-GHz Nested-PLL-Based FMCW Modulator With 2.16-GHz Bandwidth in a 65-nm CMOS Process
【24h】

A 32-GHz Nested-PLL-Based FMCW Modulator With 2.16-GHz Bandwidth in a 65-nm CMOS Process

机译:基于32GHz嵌套的PLL的FMCW调制器,具有2.16-GHz带宽在65-NM CMOS过程中

获取原文
获取原文并翻译 | 示例

摘要

This article presents a 32-GHz frequencymodulated continuous wave (FMCW) modulator based on the phase-locked loop (PLL) with nested sub-PLL structure in a 65-nm CMOS process. With the sub-PLL, the low-pass effect in phase domain is realized, reducing the noise folding effect, quantization noise, and spurs due to the delta sigma modulator (DSM). To achieve good stability and phase noise performance, both the phase-domain model and the phase noise model are analyzed and simulated. Based on these models, the chirp linearity is discussed and simulated, which helps to determine the design parameters and verifies the linearity improvement. The measurement results illustrate that in fractional-N mode, the nested- PLL achieves the phase noise of -91 dBc/Hz at 1-MHz offset frequency and the fractional spurs of less than -54 dBc at 30.78-GHz output frequency. In FMCW mode, the proposed modulator achieves a triangular chirp with 1.08-2.16-GHz bandwidth at about 32- GHz center frequency. In addition, the measured root mean square (rms) frequency errors of 400 and 770 kHz are achieved with the ramp slopes of 1.08 GHz/93 mu s and 2.16 GHz/93 mu s, respectively. Measurement results prove the improvements of the phase noise and chirp linearity with the sub-PLL. Including all pads, the chip occupies a silicon area of 1.5 mm2, and consumes 62-mW dc power.
机译:本文介绍了基于锁相环(PLL)的32-GHz频率调节连续波(FMCW)调制器,其中嵌套的子PLL结构是65nm CMOS工艺。利用子PLL,实现了相位域中的低通效应,降低了由于Delta Sigma调制器(DSM)引起的噪声折叠效果,量化噪声和刺激。为了实现良好的稳定性和相位噪声性能,分析和模拟相位域模型和相位噪声模型。基于这些模型,讨论和模拟了啁啾线性,这有助于确定设计参数并验证线性性改善。测量结果说明,在分数n模式下,嵌套PLL在1-MHz偏移频率下实现-91dBc / Hz的相位噪声,并且在30.78GHz输出频率下小于-54dBc的分数弹性。在FMCW模式下,所提出的调制器在大约32-GHz中心频率下实现了具有1.08-2.16Go-GHz带宽的三角啁啾。另外,通过分别为1.08GHz /93μs和2.16GHz /93μs的斜坡斜坡,实现了400和770kHz的测量均方方(RMS)频率误差。测量结果证明了与子PLL相位噪声和啁啾线性的改进。包括所有焊盘,芯片占用1.5mm2的硅面积,消耗62mW的直流电源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号