首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Virtual-Tile-Based Flip-Flop Alignment Methodology for Clock Network Power Optimization
【24h】

Virtual-Tile-Based Flip-Flop Alignment Methodology for Clock Network Power Optimization

机译:基于虚拟平铺的触发器对准方法,用于时钟网络电源优化

获取原文
获取原文并翻译 | 示例

摘要

Clock network plays the most significant role in power consumption in IC design. Since a clock network normally has a high switching ratio, power optimization of the clock network is one of the best solutions to minimize dynamic power and total power in modern IC designs. The clock network is synthesized based on an initial flip-flop placement. The number of clock buffers and their sizes are decided by the initial placement. Moreover, clock wires, which are the major sources of clock power consumption, are also constructed based on the flip-flop placement. As a result, the flip-flop placement determines the quality of the clock network. In this article, we propose a new clock network optimization method to reduce the dynamic power consumption of clock network. The method first creates virtual tiles over the entire design area and selects the most effective columns to align flip-flops in lines. Once the effective columns are determined, flip-flops are relocated based on the virtual tiles in the columns considering the minimum moving distance. By aligning flip-flops, it is possible to significantly reduce both wire capacitance and wire length. Since it does not change the clock structure, unlike the conventional clock network optimization techniques which use multibit flip-flop or register bank, there is no degradation in timing or other constraints. Experimental results show that the proposed method reduces the wire capacitance, wire length, and via count up to 23.2%, 10.2%, and 16.4%, respectively, in five industrial intellectual property (IP) designs. The reduction in clock network power is 14.1% on average.
机译:时钟网络在IC设计中发挥功耗中最重要的作用。由于时钟网络通常具有高开关率,因此时钟网络的功率优化是最佳解决方案之一,以最大限度地降低现代IC设计中的动态功率和总功率。基于初始触发器放置来合成时钟网络。时钟缓冲器的数量及其大小由初始展示位置决定。此外,还基于触发器放置来构建作为时钟功耗的主要来源的时钟线。结果,触发器放置确定时钟网络的质量。在本文中,我们提出了一种新的时钟网络优化方法,以降低时钟网络的动态功耗。该方法首先在整个设计区域中创建虚拟图块,并选择最有效的列以将触发器串行对齐。一旦确定有效列,考虑到最小移动距离,基于列中的虚拟瓦片重新定位触发器。通过对准触发器,可以显着降低金属电容和线长度。由于它不改变时钟结构,与使用多维特触发器或寄存器组的传统时钟网络优化技术不同,因此定时或其他约束中没有降级。实验结果表明,该方法分别降低了五个工业知识产权(IP)设计的金属电容,线材长度,电线长度,电线长度,电线长度,且升压分别为23.2%,10.2%和16.4%。时钟网络功率的降低平均为14.1%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号