首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Clock-Tree Aware Multibit Flip-Flop Generation During Placement for Power Optimization
【24h】

Clock-Tree Aware Multibit Flip-Flop Generation During Placement for Power Optimization

机译:时钟树状感知的多位触发器生成,用于电源优化

获取原文
获取原文并翻译 | 示例
       

摘要

Utilizing multibit flip-flops (MBFFs) is one of the most effective power optimization techniques in modern nanometer integrated circuit design. Most of the previous works apply MBFFs without doing placement refinement of combinational logic cells. Such problem formulation may result in less power reduction due to tight timing constraints with fixed combinational logic cells. This paper introduces a novel placement flow with clock-tree aware flip-flop (FF) merging and MBFF generation, and proposes the corresponding algorithms to simultaneously minimize FF power and clock latency when applying MBFFs during placement. Experimental results based on the IWLS-2005 benchmark show that our approach is very effective in not only FF power but also clock latency minimization without degrading circuit performance. To our best knowledge, this is also the first work in the literature which considers clock trees when generating MBFFs during placement.
机译:利用多位触发器(MBFF)是现代纳米集成电路设计中最有效的功率优化技术之一。先前的大多数工作都是在不对组合逻辑单元进行布局优化的情况下应用MBFF的。由于固定的组合逻辑单元的严格时序约束,这种问题表述可导致较少的功率降低。本文介绍了一种具有时钟树感知触发器(FF)合并和MBFF生成的新颖布局流程,并提出了相应的算法,以在布局期间应用MBFF时同时最小化FF功耗和时钟延迟。基于IWLS-2005基准测试的实验结果表明,我们的方法不仅对FF功率非常有效,而且在不降低电路性能的情况下最小化时钟延迟。据我们所知,这也是文献中有关在放置期间生成MBFF时考虑时钟树的第一篇著作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号