【24h】

A Restore-Free Mode for MLC STT-RAM Caches

机译:MLC STT-RAM缓存的无恢复模式

获取原文
获取原文并翻译 | 示例

摘要

Spin-transfer torque RAM (STT-RAM) caches are foreseen to replace traditional static RAM caches because of their nonvolatile nature and high density. Multilevel cell (MLC) STT-RAMs further enhance the storage density of single-level cell STT-RAMs. However, the two-step read/ write process in MLC STT-RAMs adversely affects performance, energy consumption, and lifetime. Moreover, technology scaling makes the read operations disturb the stored data in MLC STTRAMs, giving rise to an issue called read disturbance (RD). Restore operations, which are required to cope with RD, further add to the problems of using MLCs. In this brief, we propose a Restore-free mode for frequently reused cache lines in MLC STT-RAMs that leverages single-step read/ write operations to the MLC without the need for restore operations. Our proposed scheme in single-core (quad-core) systems, achieves a 27.4% (23%) dynamic energy reduction, a 3.7% (7%) increase in performance, and an 81% (62.5%) lifetime improvement.
机译:由于其非易失性和高密度,预见到旋转转印扭矩柱(STT-RAM)缓存以更换传统的静态RAM缓存。多级电池(MLC)STT-RAM进一步增强单级单元STT-RAM的存储密度。但是,MLC STT-RAM中的两步读/写过程会对性能,能耗和寿命产生不利影响。此外,技术缩放使读取操作干扰MLC STTRAM中的存储数据,从而产生称为读干扰(RD)的问题。恢复操作需要应对RD,进一步增加了使用MLC的问题。在此简介中,我们提出了一种恢复模式,用于MLC STT-RAM中的经常重用缓存行,它在不需要恢复操作的情况下利用单步读/写操作。我们在单核(四核)系统中的提出方案,实现了27.4%(23%)动态减少,性能增加3.7%(7%),81%(62.5%)寿命改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号