首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Minimizing memory access energy in embedded systems by selective instruction compression
【24h】

Minimizing memory access energy in embedded systems by selective instruction compression

机译:通过选择性指令压缩最小化嵌入式系统中的内存访问能量

获取原文
获取原文并翻译 | 示例

摘要

We propose a technique for reducing the energy spent in the memory-processor interface of an embedded system during the execution of firmware code. The method is based on the idea of compressing the most commonly executed instructions so as to reduce the energy dissipated during memory access. Instruction decompression is performed on-the-fly by a hardware block located between processor and memory: No changes to the processor architecture are required. Hence, our technique is well suited for systems employing IP cores whose internal architecture cannot be modified. We describe a number of decompression schemes and architectures that effectively trade off hardware complexity and static code size increase for memory energy and bandwidth reduction, as proved by the experimental data we have collected by executing several test programs on different design templates.
机译:我们提出了一种在执行固件代码期间减少嵌入式系统的内存处理器接口中花费的能量的技术。该方法基于压缩最常用的指令的想法,以便在存储器访问期间减少消耗的能量。通过位于处理器和存储器之间的硬件块,在飞行中执行指令解压缩:不需要对处理器架构的更改。因此,我们的技术非常适合采用IP核心的系统无法修改内部架构。我们描述了许多解压缩方案和架构,有效地借助存储器能量和带宽减少的硬件复杂性和静态代码大小的施加量,通过在不同的设计模板上执行多个测试程序所收集的实验数据。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号