首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >MARVLE: a VLSI chip for data compression using tree-based codes
【24h】

MARVLE: a VLSI chip for data compression using tree-based codes

机译:MARVLE:一种VLSI芯片,用于使用基于树的代码进行数据压缩

获取原文
获取原文并翻译 | 示例

摘要

Describes the architecture and design of a CMOS VLSI chip for data compression and decompression using tree-based codes. The chip, called MARVLE, implements a memory-based architecture for variable length encoding and decoding based on tree-based codes. The architecture is based on an efficient scheme of mapping the tree representing any binary code onto a memory device. A prototype 2-mm CMOS VLSI chip has been designed, verified, and fabricated by the MOSIS facility. The chip has a 512*12 static RAM with an access time of 4 ns and logic circuitry for compression as well as decompression. The chip occupies a silicon area of 6.8 mm*6.9 mm and consists of 49695 transistors. The prototype chip yields a compression rate of 95.2 Mb/s and a decompression rate of 60.6 Mb/s with a clock rate of 83.3 MHz. The VLSI hardware can be used to implement the JPEG baseline compression scheme.
机译:描述用于使用基于树的代码进行数据压缩和解压缩的CMOS VLSI芯片的体系结构和设计。名为MARVLE的芯片实现了基于内存的架构,用于基于树的代码进行可变长度的编码和解码。该体系结构基于将表示任何二进制代码的树映射到存储设备的有效方案。 MOSIS设施已经设计,验证和制造了原型2毫米CMOS VLSI芯片。该芯片具有512 * 12静态RAM,访问时间为4 ns,并具有用于压缩和解压缩的逻辑电路。该芯片的硅面积为6.8 mm * 6.9 mm,由49695个晶体管组成。原型芯片的时钟速率为83.3 MHz,压缩速率为95.2 Mb / s,解压缩速率为60.6 Mb / s。 VLSI硬件可用于实现JPEG基线压缩方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号